A timing controller embedded driver IC with 3.24-Gbps eDP interface for chip-on-glass TFT-LCD applications
详细信息    查看全文
文摘
This paper presents a timing controller embedded driver (TED) IC with 3.24-Gbps embedded display port (eDP), which is implemented using a 45-nm high-voltage CMOS process for the chip-on-glass (COG) TFT-LCD applications. The proposed TED-IC employs the input offset calibration scheme, the zero-adjustable equalizer, and the phase locked loop-based bang-bang clock and data recovery to enhance the maximum data rate. Also, the proposed TED-IC provides efficient power management by supporting advanced link power management feature of eDP standard v1.4. Additionally, the smart charge sharing is proposed to reduce the dynamic power consumption of output buffers. Measured result demonstrates the maximum data rate of 3.24 Gbps from a 1.1 V supply voltage with a 7.9-inch QXGA 60-Hz COG-LCD prototype panel and 44% power saving from the display system.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700