Performance analysis of multi-dimensional packet classification on programmable network processors
详细信息    查看全文
  • 作者:Deepa Srinivasan and Wu-chang Feng
  • 刊名:Computer Communications
  • 出版年:2005
  • 出版时间:2005
  • 年:2005
  • 卷:28
  • 期:15
  • 页码:1752-1760
  • 全文大小:364 K
文摘
Multi-field packet classification is frequently performed by network devices such as edge routers and firewalls—such devices can utilize programmable network processors to perform this compute-intensive task at nearly line speeds. The architectures of programmable network processors are typically highly parallel and a single algorithm can be mapped in different ways onto the hardware. In this paper, we study the performance of two different design mappings of the Bit Vector packet classification algorithm on the Intel® IXP1200 network processor. We show that: (i) Overall, the parallel mapping has better packet processing rate (25 % more) than the pipelined mapping; (ii) In the parallel mapping, a processing element's utilization can be considerably affected by code complexity, in terms of branching, because of significant time wasted (as much as 40 % more) due to aborting instruction execution pipelines; (iii) In the pipelined mapping, multiple memory reads per packet can lower the overall performance.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700