Simulation and fabrication of two Cu TSV electroplating methods for wafer-level 3D integrated circuits packaging
详细信息    查看全文
文摘
Three-dimensional (3-D) integration and packaging with through silicon via (TSV) is an emerging trend for overcoming the limitation of integration scale in Micro-electro-mechanical systems (MEMS) packaging. It is helpful for the realization of high density and reliability of micro-devices and sensors. The technology of fabricating copper (Cu) TSVs by electroplating is applied to provide communication links in vertical direction. The fabrication of defect-free and time-saving TSV is our destination. In this paper, the Cu deposition mechanism was analyzed and the process was expressed by a series of electrochemical equations. Finite element models were built to simulate two different kinds of Cu electroplating processes in through-hole via. 100 mm diameter and 370 渭m thick polished silicon wafers were chosen in experiments. Under the guidance of the simulation results, defect-free Cu TSVs were obtained by using double-sided and bottom-up electroplating methods respectively. Electrolyte additives affected the Cu deposition velocity and direction to a certain extent. Comparing the two electroplating methods, we found that double-sided electroplating is economical and time-saving. While, bottom-up electroplating has the capability in filling the through-holes whose aspect ratio are greater than 10:1. It only took about 2.5 h and 3.5 h to obtain the intact Cu TSVs by using double-sided and bottom-up electroplating methods respectively. Finally, Cu TSVs were successfully applied to the Wafer Level Packaging (WLP) Pirani vacuum gauges for the vacuum packaging of MEMS. The vertical leakage rate of bonding samples ranged from 1.0E-9 Pa m3/s to 4.5E-8 Pa m3/s, which were measured by helium leak detector.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700