Experimental Demonstration of an Operand Routing Network Prototype Employing Clock Control and Data Synchronization Scheme
详细信息    查看全文
文摘
We have previously proposed a clock distribution and data synchronization scheme to address a problem of jitter accumulated in Large Scale SFQ circuits such as Reconfigurable Data Paths processor (RDP). The RDP is divided into several stages clocked separately by an external jitter free system clock and FIFO buffers and clock controllers between the stages are used to synchronize data. In this paper we present architecture and experimental results of an RDP prototype that employed Operand Routing Network (ORN) and clock control and data synchronization scheme designed for ISTECSRL 10 kA/cm2 advanced process. The circuit consisted of the ORN with 3 data inputs and maximum connection length equal to 1, three 8-bit input and six 10-bit output dual FIFO buffers, a 3-bit controller, a ladder type high frequency clock signal generator and six 8-bit output shift registers. Total it employed 6536 Josephson junctions and required a bias current of 0.74 A. The prototype was successfully tested at the frequencies up to 48 GHz.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700