The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT
详细信息    查看全文
文摘
Six layers of microstrip detectors are foreseen in the present baseline design of the SuperB Silicon Vertex Tracker. Different strip pitches and lengths will be used in the various SVT layers; however, the capability of standing a high background rate and of operating with high hit detection efficiency will be a common feature of the innermost layers. These requirements set the need for a readout chip with analog channels with a short signal shaping time (25-200 ns in layers 0-3) to achieve an adequate time stamp resolution and a small pulse overlap. These channels are also required to provide a 4-bit hit amplitude resolution for measurements. A new chip is being designed in a 130 nm CMOS process to comply with these specifications. This paper discusses the solutions that are adopted in this chip for the various blocks of the analog channels, and will present the simulation results for the current design along with the expected performance in terms of parameters such as signal-to-noise ratio, dynamic range, linearity, power dissipation.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700