Automatic Synthesis for the Reachability of Process Systems with a Model Checking Algorithm
详细信息    查看全文
  • 作者:Jinkyung Kim ; Jaedeuk Park ; Il Moon
  • 刊名:Industrial & Engineering Chemistry Research
  • 出版年:2013
  • 出版时间:February 20, 2013
  • 年:2013
  • 卷:52
  • 期:7
  • 页码:2613-2624
  • 全文大小:746K
  • 年卷期:v.52,no.7(February 20, 2013)
  • ISSN:1520-5045
文摘
This study focuses on the applications of model checking techniques in automatic synthesis for the reachability of process systems. Model checking is an automatic method used to verify if a circuit or a condition, expressed as a concurrent transition system, satisfies a set of properties. The strength of this method lies in its ability to synthesize a feasible sequence with a counterexample and to verify its correctness using temporal logics such as computation tree logic (CTL) simultaneously. These challengeable approaches are implemented in a commercial software package (UPPAAL) using graphical discrete modeling, automata theory, and CTL to automate the synthesis for the reachability of process systems. Three use cases of interest in computer-aided engineering due to the difficulty involved in synthesizing them manually are explored. In the first use case, the optimal operating procedure according to the objective function of a paper mill process is synthesized. In the second use case, a challengeable attempt to optimize supply chain networks is tested. In the third use case, alternative pathways with the desired constraints are found in biochemical networks. The paper also explains how the proposed model checking method can be used efficiently in graphical modeling with automata theory to automatically synthesize process systems counterexamples using CTL by means of the case studies.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700