CMOS substrate coupling modeling and analysis flow for submicron SoC design
详细信息    查看全文
  • 作者:T. Noulis ; P. Baumgartner
  • 关键词:CMOS ; Substrate coupling ; Modeling ; Analysis flow ; Guard ring ; 28 nm
  • 刊名:Analog Integrated Circuits and Signal Processing
  • 出版年:2017
  • 出版时间:February 2017
  • 年:2017
  • 卷:90
  • 期:2
  • 页码:477-485
  • 全文大小:
  • 刊物类别:Engineering
  • 刊物主题:Circuits and Systems; Electrical Engineering; Signal,Image and Speech Processing;
  • 出版者:Springer US
  • ISSN:1573-1979
  • 卷排序:90
文摘
CMOS technology substrate crosstalk modeling and a respective analysis flow that captures the affected circuit performance is described. The proposed methodology can be seamlessly integrated into any industrial Analog/RF circuit design flow, and be compatible within standard design environments. It provides accurate estimation of the substrate coupling effects and can estimate adequately all the mask design level isolation performance trends by adapting an advanced substrate modeling concept based on geometrical and process data. Different substrate model accuracy constraints can be invoked depending on the design phase and the simulation time needs. The provided accuracy is validated by correlating simulation results versus on wafer silicon measurements in a 28 nm CMOS set of ring oscillators with carrier frequency of 670 MHz. The mean error of the proposed method is 665 μV while the error sigma is 765 μV.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700