Scaling CMOS memories.
详细信息   
  • 作者:Kuo ; Charles C.
  • 学历:Doctor
  • 年:2002
  • 导师:Hu, Chenming
  • 毕业院校:University of California
  • 专业:Engineering, Electronics and Electrical.;Computer Science.
  • CBH:3082265
  • Country:USA
  • 语种:English
  • FileSize:3623011
  • Pages:130
文摘
As CMOS approaches the 100nm node, logic remains a leading technology driver. But features in multi-gigabit memory technologies do not scale as easily. In DRAM, for example, the storage capacitance must be kept constant for soft error reliability, sensing signal margin, and data retention considerations while the transistor's threshold voltage is kept nearly the same to minimize charge leakage from the storage capacitor. Likewise, FLASH memories have a fixed tunnel oxide thickness for achieving ten year retention times.;To address these scaling challenges, the memory industry needs new ideas. Many novel ideas, such as ferroelectric memory, require new materials which have proven to be difficult to manufacture. This work focuses on new approaches to memory scaling with devices which use conventional CMOS materials. Chapter 1 discusses the key challenges in scaling conventional DRAM and FLASH memories. Chapters 2 and 3 present experimental results from two new capacitorless DRAM technologies: double gate DRAM (DG-DRAM) and direct tunneling RAM (DT-RAM). Scaling the tunnel oxide thickness in nonvolatile memories is examined using P+ floating gates, nanocrystals, and traps in chapters 4 and 5. Finally, new evidence is presented in chapter 6 to support a trap-assisted tunneling model which describes how drain voltage scaling affects channel hot electron programming in the presence of oxide traps.

© 2004-2018 中国地质图书馆版权所有 京ICP备05064691号 京公网安备11010802017129号

地址:北京市海淀区学院路29号 邮编:100083

电话:办公室:(+86 10)66554848;文献借阅、咨询服务、科技查新:66554700