摘要
A sub-sampling 3-bit 4.25 GS/s flash ADC with a novel averaging termination technique鈥攁symmetric spatial filter response鈥攊n 0.13 um CMOS for impulse radio ultra-wideband (IR-UWB) receiver is presented. In this design, a track and hold (T/H) circuit with self-biased buffer is used to compensate the degradation in amplitude when frequency increases to giga Hz. Averaging termination technique using asymmetric spatial filter response is proposed to relieve the termination offset of the flash ADC. A revised encoder scheme is adopted to solve the problem of different propagation delay. The measurement results reveal that the SFDR and SNDR of the ADC are 26.3 dB and 18.4 dB, respectively, even the input signal frequency is 4.2 GHz. INL and DNL are measured improved to 0.11LSB and 0.18LSB, respectively, when asymmetric spatial filter is used. The power of ADC is 63 mW and the active area is 0.49脳0.72 mm2. The ADC achieves a figure of merit (FoM) of 2.2 pJ/conversion-step.